Title :
Profiling FPGA floor-planning effects on timing closure
Author :
Lamprecht, Jaren ; Hutchings, Brad
Author_Institution :
Dept. of Electr. & Comput. Eng., Brigham Young Univ., Provo, UT, USA
Abstract :
The impact of shape, area allocation and timing constraints on partitions was determined by selecting a standard set of submodules and performing over 1,000,000 place/route experiments. Place/route experiments used different area and timing constraints and their resulting trace reports provided timing results. These results suggest that the best results are obtained when about 20% additional area (above synthesis estimates) is allocated for each submodule. The aspect ratio of submodules is largely a non-issue (there was one exception in the data). In some cases, carefully constraining area dramatically improves results.
Keywords :
circuit layout; field programmable gate arrays; area allocation constraints; place-route experiments; profiling FPGA floor-planning effects; shape constraints; submodule aspect ratio; timing closure; timing constraints; Clocks; Digital signal processing; Field programmable gate arrays; Finite impulse response filter; Tiles; Timing; Wires;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on
Conference_Location :
Oslo
Print_ISBN :
978-1-4673-2257-7
Electronic_ISBN :
978-1-4673-2255-3
DOI :
10.1109/FPL.2012.6339254