DocumentCode :
1948729
Title :
From opencl to high-performance hardware on FPGAS
Author :
Czajkowski, Tomasz S. ; Aydonat, Utku ; Denisenko, Dmitry ; Freeman, John ; Kinsner, Michael ; Neto, David ; Wong, Jason ; Yiannacouras, Peter ; Singh, Deshanand P.
Author_Institution :
Toronto Technol. Centre, Altera Corp., Toronto, ON, Canada
fYear :
2012
fDate :
29-31 Aug. 2012
Firstpage :
531
Lastpage :
534
Abstract :
We present an OpenCL compilation framework to generate high-performance hardware for FPGAs. For an OpenCL application comprising a host program and a set of kernels, it compiles the host program, generates Verilog HDL for each kernel, compiles the circuit using Altera Complete Design Suite 12.0, and downloads the compiled design onto an FPGA.We can then run the application by executing the host program on a Windows(tm)-based machine, which communicates with kernels on an FPGA using a PCIe interface. We implement four applications on an Altera Stratix IV and present the throughput and area results for each application. We show that we can achieve a clock frequency in excess of 160MHz on our benchmarks, and that OpenCL computing paradigm is a viable design entry method for high-performance computing applications on FPGAs.
Keywords :
field programmable gate arrays; logic design; peripheral interfaces; program compilers; Altera Complete Design Suite 12.0; FPGA; OpenCL compilation framework; OpenCL computing paradigm; PCIe interface; Verilog HDL; Windows based machine; high-performance hardware; Computational modeling; Computer architecture; Field programmable gate arrays; Hardware; Hardware design languages; Instruction sets; Kernel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2012 22nd International Conference on
Conference_Location :
Oslo
Print_ISBN :
978-1-4673-2257-7
Electronic_ISBN :
978-1-4673-2255-3
Type :
conf
DOI :
10.1109/FPL.2012.6339272
Filename :
6339272
Link To Document :
بازگشت