DocumentCode :
1949137
Title :
Chip package interaction evaluation for a high performance 65nm and 45nm CMOS Technology in a stacked die package with C4 and wirebond interconnections
Author :
Muzzy, Christopher ; Danovitch, David ; Gagnon, Hugues ; Hannon, Robert ; Kinser, Emily ; McLaughlin, Paul V. ; Mongeau, Guy ; Quintal, Jean-Guy ; Sylvestre, Jocelyn ; Turcotte, Eric ; Wright, Judith
Author_Institution :
IBM Semicond. R&D Center, Hopewell Junction, NY
fYear :
2008
fDate :
27-30 May 2008
Firstpage :
1472
Lastpage :
1475
Abstract :
An evaluation of 65 nm and 45 nm CMOS technology in a stacked die package is presented. The technology uses SiCOH advanced low K and ultra low K back end of line (BEOL) for high performance. A BEOL specific test vehicle was fabricated in these technologies and both flip chip and wirebond die used in a stacked die configuration. Manufacturability evaluations for bond and assembly processes and materials were performed and reliability studies completed on assembled modules. Results will show that the technologies are reliable in this packaging configuration.
Keywords :
flip-chip devices; semiconductor device packaging; BEOL specific test vehicle; CMOS technology; back end-of-line; chip package interaction evaluation; flip chip; manufacturability evaluations; stacked die package; wirebond interconnections; Assembly; Bonding; CMOS technology; Flip chip; Manufacturing processes; Materials reliability; Packaging; Performance evaluation; Testing; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2008. ECTC 2008. 58th
Conference_Location :
Lake Buena Vista, FL
ISSN :
0569-5503
Print_ISBN :
978-1-4244-2230-2
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2008.4550170
Filename :
4550170
Link To Document :
بازگشت