DocumentCode :
1949205
Title :
A study on chip thinning process for ultra thin memory devices
Author :
Takyu, Shinya ; Sagara, Junya ; Kurosawa, Tetsuya
Author_Institution :
Adv. Packaging Process Eng. Group, Toshiba Corp. Semicond. Co., Kawasaki
fYear :
2008
fDate :
27-30 May 2008
Firstpage :
1511
Lastpage :
1516
Abstract :
Telecommunication equipment that supports high-level information networks is being made portable, small and lightweight. Thus, the miniaturization of semiconductor devices is necessary, and chip thinning technologies are important key technologies to achieve it. The manufacturing steps for semiconductor devices are generally classified into steps for patterning semiconductor elements in a wafer, steps for thinning a wafer, steps for dicing semiconductor elements into chips and sealing the chips in packages. Wafers are thinned by means of mechanical in-feed grinding using a grindstone containing diamond particles, resulting in spiral grinding saw marks on the backside of the wafers. Dicing wafers always causes surface chipping, dicing saw marks on the chip side and backside chipping. Such defects on chip faces become sources of cracks, decreasing chip strength. Therefore, the manufacturing process of thin chips must achieve the requirement of no damage on all chip faces. We already proposed a novel wafer thinning process namely a dicing before grinding (DBG) and DBG + mirror finish process on 56th ECTC, and also proposed a novel flip chip process for ultra thin chip on 57th ECTC. Incidentally, the thickness required for a semiconductor chip to work has not yet been determined. In this paper, the memory chip performance test results are described.
Keywords :
chip scale packaging; grinding; semiconductor device manufacture; wafer level packaging; wafer-scale integration; DBG; chip thinning process; chips-in-packages; dicing before grinding; mechanical in-feed grinding; memory chip performance test; semiconductor device manufacturing; semiconductor element dicing; semiconductor element patterning; spiral grinding saw marks; ultra thin memory devices; wafer thinning; Blades; Manufacturing processes; Mirrors; Semiconductor device manufacture; Semiconductor device packaging; Semiconductor devices; Stacking; Surface cracks; Testing; Transportation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference, 2008. ECTC 2008. 58th
Conference_Location :
Lake Buena Vista, FL
ISSN :
0569-5503
Print_ISBN :
978-1-4244-2230-2
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2008.4550176
Filename :
4550176
Link To Document :
بازگشت