Title :
Design and development of a multi-die embedded micro wafer level package
Author :
Kripesh, Vaidyanathan ; Rao, Vempati Srinivas ; Kumar, Aditya ; Sharma, Gaurav ; Houe, Khong Chee ; Xiaowu, Zhang ; Mong, Khoo Yee ; Khan, Navas ; Lau, John
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore
Abstract :
The primary trend in electronics industry is product miniaturization. Both design and manufacturing engineers are looking for ways to make products lighter, smaller, less expensive, and at the same time faster, more powerful, reliable, user-friendly, and functional. A partial list of today\´s "shrinking" products would include cellular phones, personal and sub-notebook computers, pagers, PCMCIA cards, camcorders, palmtop organizers, telecommunications equipment, and automotive components. With silicon chips continue integrating more functionality as per Moore\´s law, the packaging is challenged to integrate and shrink. Chips first or embedded chip packaging is a revolutionary way to overcome these recent packaging integration challenges. Packaging researchers have worked on embedded packaging and developed newer way of embedding the chip. The PBGA replaced the lead frame based peripheral array packages, in which the die is electrically connected to circuit board (PCB) substrate by wire bonding or flip chip technology, before covering with molding compound. Embedded Wafer level packaging takes the next step, eliminating the PCB, as well as the need to use wire bonding or flip-chip bumps to establish electrical connection. This paper deals with the development embedding multiple dies at wafer level. A detailed mechanical and structural analysis of the package in terms of the die thickness, wafer size and warpage is presented. The package format is suitable for stacking multiple die in 3D format and 2D format. The paper also deals with characterization of the materials and the process integration of the multidie wafer level packaging. Initial reliability results of the package are also presented.
Keywords :
ball grid arrays; flip-chip devices; micromechanical devices; plastic packaging; printed circuits; semiconductor device reliability; wafer level packaging; Moores law; PCB; cellular phones; electronics industry; embedded chip packaging; embedded wafer level packaging; flip chip technology; multidie embedded micro wafer level package; personal computers; printed circuit board; silicon chips; sub-notebook computers; Automotive engineering; Electronic equipment manufacture; Electronics industry; Electronics packaging; Packaging machines; Personal digital assistants; Reliability engineering; Wafer bonding; Wafer scale integration; Wire;
Conference_Titel :
Electronic Components and Technology Conference, 2008. ECTC 2008. 58th
Conference_Location :
Lake Buena Vista, FL
Print_ISBN :
978-1-4244-2230-2
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2008.4550181