DocumentCode :
1950842
Title :
Architectural advances in the VLSI implementation of arithmetic coding for binary image compression
Author :
Feygin, Gennady ; Gulak, Patrick Glenn ; Chow, Paul
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
fYear :
1994
fDate :
29-31 Mar 1994
Firstpage :
254
Lastpage :
263
Abstract :
This paper presents some recent advances in the architecture for the data compression technique known as arithmetic coding. The new architecture employs loop unrolling and speculative execution of the inner loop of the algorithm to achieve a significant speed-up relative to the Q-coder architecture. This approach reduces the number of iterations required to compress a block of data by a factor that is on the order of the compression ratio. While the speed-up technique has been previously discovered independently by researchers at IBM, no systematic study of the architectural trade-offs has ever been published. For the CCITT facsimile documents, the new architecture achieves a speed-up of approximately seven compared to the IBM Q-coder when four lookahead units are employed in parallel. A structure for fast input/output processing based on run length pre-coding of the data stream to accompany the new architecture is also presented
Keywords :
VLSI; data compression; image coding; CCITT facsimile documents; VLSI architecture; arithmetic coding; binary image compression; compression ratio; data stream; input/output processing; iterations; lookahead units; loop unrolling; run length precoding; speed-up technique; Computer architecture; Data compression; Decoding; Digital arithmetic; Facsimile; Hardware; Image coding; Image storage; Streaming media; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Data Compression Conference, 1994. DCC '94. Proceedings
Conference_Location :
Snowbird, UT
Print_ISBN :
0-8186-5637-9
Type :
conf
DOI :
10.1109/DCC.1994.305933
Filename :
305933
Link To Document :
بازگشت