DocumentCode :
1951917
Title :
GaN growth on patterned silicon substrates. A thermo mechanical study on wafer bow reduction
Author :
Gonzalez, Mario ; Cheng, Kai ; Tseng, Peter ; Borghs, Gustaaf
Author_Institution :
Imec, Leuven, Belgium
fYear :
2012
fDate :
16-18 April 2012
Firstpage :
42375
Lastpage :
42527
Abstract :
Residual stresses and strains are unavoidable after growing GaN epitaxial films on silicon wafers because of lattice and thermal expansion coefficient mismatch between them. Due to the high processing temperatures (>;1000°C) and the difference in the coefficient of thermal expansion between the silicon substrate and the GaN layer, high tensile stresses are induced in the epitaxial layer when cooling from the growth temperature to room temperature. Besides possible dislocations and cracks in the GaN, these stresses have an effect also on the warpage of the wafer, making difficult or impossible the processing of subsequent steps. In this paper, we propose a solution to reduce, or even, eliminate the global wafer warpage over a wide range of temperatures. Deep patterned trenches are etched into the silicon substrate, eliminating the continuity of the GaN layer and isolating the stresses/strain into small islands. The effect of the geometry of these trenches on the mechanical behavior of the wafer has been studied by Finite Element Modeling (FEM). It has been found that by etching a trench of 80 μm and forming islands of 250 μm, the remaining warpage of the wafer is practically zero for the whole range of temperatures.
Keywords :
III-V semiconductors; cooling; cracks; etching; finite element analysis; gallium compounds; geometry; internal stresses; semiconductor epitaxial layers; silicon; tensile strength; thermal expansion; thermal management (packaging); wide band gap semiconductors; FEM; GaN; Si; cooling; crack; deep patterned trenches; epitaxial film; epitaxial layer; etching; finite element modeling; geometry; global wafer warpage; growth temperature; lattice; mechanical behavior; patterned substrate; residual stress; room temperature; silicon substrate; silicon wafer; size 250 mum; size 80 mum; strain; temperature 293 K to 298 K; tensile stress; thermal expansion coefficient; thermo mechanical study; wafer bow reduction; Equations; Heating; Mathematical model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE), 2012 13th International Conference on
Conference_Location :
Cascais
Print_ISBN :
978-1-4673-1512-8
Type :
conf
DOI :
10.1109/ESimE.2012.6191708
Filename :
6191708
Link To Document :
بازگشت