DocumentCode :
1951920
Title :
An automated layout-aware design flow
Author :
Toro-Frías, A. ; Castro-López, R. ; Roca, E. ; Fernández, F.V.
Author_Institution :
Seville Microelectron. Inst., Univ. of Seville, Seville, Spain
fYear :
2012
fDate :
19-21 Sept. 2012
Firstpage :
73
Lastpage :
76
Abstract :
In analog integrated circuit design, it has always been necessary to improve the designer´s productivity. The iterations between the electrical and physical synthesis, required to correct deviations due to parasitics, do degrade that productivity. The inclusion of the physical implementation directly within the electrical synthesis process, would in principle remove many or all of these iterations. This paper presents a fully-automated layout-aware design flow, whose key aspects are: (1) it uses commercially available tools and platforms to attain a highly integrated solution, (2) it provides solutions in the form of Pareto-optimal fronts, which represent the circuit´s valuable trade-offs (and can be used in modern design flows), and (3) it allows including the impact of parasitics right into the fronts. This paper details the necessary tools and their integration for automation of the design flow and provides several examples of its use.
Keywords :
Pareto optimisation; analogue integrated circuits; circuit optimisation; integrated circuit layout; Pareto-optimal front; analog integrated circuit design; designer productivity; electrical synthesis process; fully-automated layout-aware design flow; physical synthesis; Algorithm design and analysis; Analog circuits; Layout; Optical fibers; Optimization; Productivity; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD), 2012 International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-0685-0
Type :
conf
DOI :
10.1109/SMACD.2012.6339420
Filename :
6339420
Link To Document :
بازگشت