Title :
Automatic common-centroid layout generation for binary-weighted capacitors in charge-scaling DAC
Author :
Hsiao, Wei-Hao ; He, Yi-Ting ; Lin, Mark Po-Hung ; Chang, Rong-Guey ; Lee, Shuenn-Yuh
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Cheng Univ., Chiayi, Taiwan
Abstract :
As the precision of the capacitance ratios among binary-weighted capacitors is the key to accuracy/performance of charge-scaling digital-to-analog converters, it is very important to generate a highly matched common-centroid layout with minimum routing-induced parasitics. However, most of the previous works only focused on common-centroid placement optimization with the consideration of random and systematic mismatch. This paper introduces a novel common-centroid capacitor layout generation approach to minimize the parasitic impact on circuit accuracy/performance. Experimental results show that, compared with the manual layout, the layout generated by the presented approach can achieve even smaller layout area and better circuit accuracy/performance within much shorter time.
Keywords :
capacitors; digital-analogue conversion; automatic common-centroid capacitor layout generation approach; binary-weighted capacitors; capacitance ratios; charge-scaling DAC; charge-scaling digital-to-analog converters; common-centroid placement optimization; matched common-centroid layout; routing-induced parasitics; Accuracy; Capacitors; Layout; Manuals; Optimization; Routing; Systematics;
Conference_Titel :
Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD), 2012 International Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4673-0685-0
DOI :
10.1109/SMACD.2012.6339445