DocumentCode :
1952579
Title :
A 3D bus interconnect for network line cards
Author :
Engel, Jacob ; Kocak, Taskin
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Central Florida, Orlando, FL, USA
fYear :
2004
fDate :
20-23 June 2004
Firstpage :
257
Lastpage :
260
Abstract :
In this paper, we propose a 3D bus architecture as a processor-memory interconnection system to increase the throughput of the memory system currently used on line cards. The 3D bus architecture allows multiple processing elements on a line card to access a shared memory. The main advantage of the proposed architecture is to increase the network processor off-chip memory bandwidth while diminishing the latency otherwise caused by the single bus competition.
Keywords :
memory architecture; multiprocessor interconnection networks; shared memory systems; 3D bus architecture; 3D bus interconnection; multiple processing elements; network line cards; network processor off-chip memory bandwidth; processor memory interconnection system; shared memory system; Computer architecture; Delay; Fabrics; Jacobian matrices; Multithreading; Packet switching; Protocols; Routing; Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. NEWCAS 2004. The 2nd Annual IEEE Northeast Workshop on
Print_ISBN :
0-7803-8322-2
Type :
conf
DOI :
10.1109/NEWCAS.2004.1359080
Filename :
1359080
Link To Document :
بازگشت