DocumentCode :
1952786
Title :
A parallel FPGA design of the Smith-Waterman traceback
Author :
Nawaz, Zubair ; Nadeem, Muhammad ; Van Someren, Hans ; Bertels, Koen
Author_Institution :
Comput. Eng. Lab., Delft Univ. of Technol., Delft, Netherlands
fYear :
2010
fDate :
8-10 Dec. 2010
Firstpage :
454
Lastpage :
459
Abstract :
The Smith-Waterman (SW) algorithm is the only optimal local sequence alignment algorithm. There are many SW implementations on FPGA, which show speedups of up to 100x as compared to a general-purpose-processor (GPP). In this paper, we propose a design of the SW traceback, which is done in parallel with the matrix fill stage and which gives the optimal alignment after once scanning through the whole database. Beside that, we have proposed the hardware design for the RVEP SW FPGA implementation, which demonstrates that this solution can be realized with off-the-shelf FPGA boards.
Keywords :
field programmable gate arrays; logic design; Smith-Waterman traceback; general-purpose-processor; optimal local sequence alignment algorithm; parallel FPGA design; Algorithm design and analysis; Arrays; Bandwidth; Databases; Field programmable gate arrays; Hardware; Memory management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2010 International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-8980-0
Type :
conf
DOI :
10.1109/FPT.2010.5681458
Filename :
5681458
Link To Document :
بازگشت