DocumentCode :
1953079
Title :
Neuron-MOS binary-logic circuits featuring dramatic reduction in transistor count and interconnections
Author :
Kotani, K. ; Shibata, T. ; Ohmi, T.
Author_Institution :
Dept. of Electron. Eng., Tohoku Univ., Sendai, Japan
fYear :
1992
fDate :
13-16 Dec. 1992
Firstpage :
431
Lastpage :
434
Abstract :
We have developed a new binary-logic circuit scheme in which a highly-functional device called a neuron MOS transistor (vMOS) is utilized as a key component. A dramatic reduction in the number of transistors as well as in the complexity of interconnections has been achieved by the new circuit configuration using vMOS. Operational principles and design techniques of vMOS binary-logic circuits are described. The operation of the designed circuits has been experimentally verified by fabricating test circuits using a standard double-polysilicon CMOS process.<>
Keywords :
CMOS integrated circuits; integrated logic circuits; logic design; neural chips; Si; binary-logic circuits; design techniques; double-polysilicon CMOS process; neuron MOS transistor; CMOS integrated circuits; Logic design; Neural network hardware;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1992. IEDM '92. Technical Digest., International
Conference_Location :
San Francisco, CA, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-0817-4
Type :
conf
DOI :
10.1109/IEDM.1992.307394
Filename :
307394
Link To Document :
بازگشت