Title :
Optimal CMOS cell transistor placement: a relaxation approach
Author :
Stauffer, A. ; Nair, R.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
Abstract :
A relaxation approach for producing a placement of transistors in a CMOS cell in a grid layout style from the circuit schematic diagram is described. For a given objective function, the approach leads to optimal results in most of the cases attempted. Unlike previous constructive approaches, this approach is iterative. It is also quite flexible. It can be used for unrestricted circuit types and can handle a variety of other important parameters affecting the wireability of the layout. The procedure is targeted for use in the automatic generation of custom and gate-array cell libraries.<>
Keywords :
CMOS integrated circuits; circuit layout CAD; optimisation; relaxation; CMOS cell transistor placement; cell library automatic generation; circuit schematic diagram; custom cell libraries; flexible approach; gate-array cell libraries; grid layout; iterative approach; objective function; optimal results; relaxation approach; unrestricted circuit types; wireability; Flexible printed circuits; Integrated circuit interconnections; Iterative algorithms; Iterative methods; Law; Legal factors; Libraries; Minimization; Strips; Wiring;
Conference_Titel :
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-0869-2
DOI :
10.1109/ICCAD.1988.122529