DocumentCode :
1953729
Title :
Peak power reduction in low power BIST
Author :
Zhang, Xiaodong ; Roy, Kaushik
Author_Institution :
Dept. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2000
fDate :
2000
Firstpage :
425
Lastpage :
432
Abstract :
In order to meet the power and reliability constraints, it is important to reduce both average and peak power during BIST operations. In this paper we propose a Low Power Automatic Test Pattern Generator (LPATPG) with peak power. reduction. The technique can be used during on-line testing of large circuits requiring low power consumption. The LPATPG can be implemented using linear cellular automata (CA) with appropriate external weighting logic. While the average power is reduced by finding the optimal signal activities (probabilities of signal switching) at the primary inputs, the peak power is reduced by restricting the number of active primary inputs. Results on ISCAS benchmark circuits show that while achieving high fault coverage, average power reduction up to 90%, peak power reduction up to 37% and energy reduction up to 93% can be achieved (compared to equi-probable random pattern generator by linear cellular automata), and the ratio of the number of high power vectors (vectors violating the power limit) in the LPATPG sequence to the number of high power vectors in the equi-probable random sequence can be as low as 0.44%
Keywords :
VLSI; automatic test pattern generation; built-in self test; cellular automata; integrated circuit testing; logic testing; low-power electronics; probability; VLSI circuits; active primary inputs; automatic test pattern generator; average power reduction; energy reduction; external weighting logic; high fault coverage; high power vectors; linear cellular automata; low power ATPG; low power BIST; low power consumption; online testing; peak power reduction; Built-in self-test; Circuit faults; Circuit testing; Energy consumption; Logic; Power generation; Random number generation; Random sequences; Test pattern generators; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
Type :
conf
DOI :
10.1109/ISQED.2000.838911
Filename :
838911
Link To Document :
بازگشت