Title :
Effects of package stackups on microprocessor performance
Author :
Mechaik, Mehdi M.
Author_Institution :
Comput. Aided Eng. & PCB Design, Cisco Syst., San Jose, CA, USA
Abstract :
Three multi-layer stackups are analyzed for ceramic packages with solid planes and thin substrates. The advantages and disadvantages of using decoupling capacitors for high performance applications are also analyzed. This paper shows how different package stackups, number of power and ground planes, and the number of routing layers affect the performance of the packaging device and subsequently the current consumption demanded by the simultaneously switching drivers and core logic on the microprocessor. A multi-layer ceramic package with solid planes and thin substrates is analyzed to provide a complete characterization of the system made of drivers, core logic, package, and motherboard. Such analysis serves as a basic building block for setting a criteria on different package designs
Keywords :
ceramic packaging; integrated circuit packaging; microprocessor chips; MLC package; ceramic package characterisation; core logic; current consumption; decoupling capacitors; microprocessor performance; multi-layer ceramic package; multi-layer stackups; package stackups; routing layers; simultaneously switching drivers; solid planes; thin substrates; Capacitors; Ceramics; Driver circuits; Electronics packaging; Frequency; Impedance; Inductance; Logic devices; Microprocessors; Routing;
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
DOI :
10.1109/ISQED.2000.838926