DocumentCode :
1954124
Title :
Coupling noise analysis for VLSI and ULSI circuits
Author :
Aingaran, Kathirgamar ; Klass, Fabian ; Kim, Chin-Man ; Amir, Chaim ; Mitra, Joydeep ; You, Eileen ; Mohd, Jamil ; Dong, Sai-Keung
Author_Institution :
Sun Microsystems Inc., Palo Alto, CA, USA
fYear :
2000
fDate :
2000
Firstpage :
485
Lastpage :
489
Abstract :
Although digital circuits are inherently immune to most sources of noise, the scaling of supply voltages and MOSFET threshold voltages has resulted in lowered noise margins. Most CMOS circuits continue to have considerable immunity to power supply and substrate noise even with the aggressive scaling used today. However, the effect of capacitive coupling noise has become a major concern for designers of deep sub-micron circuits. Compounding these problems is the fact that there are very few, if any, reliable tools for detecting coupling noise on large and complex digital circuits. This paper discusses the coupling noise analysis method used during the development of the UltraSPARC-III microprocessor. A good noise analysis strategy should not only pick out the noise violations in a design but also be robust enough to run a sensitivity analysis, with the aim of recommending solutions to the problems found. The model presented places emphasis on its scalability to large datasets, such as the design database of modern high performance microprocessors, comprising of several million transistors. A hierarchical approach to achieve this is proposed and the capacity achieved is illustrated with results on real circuits
Keywords :
CMOS digital integrated circuits; ULSI; VLSI; circuit analysis computing; equivalent circuits; failure analysis; integrated circuit modelling; integrated circuit noise; microprocessor chips; sensitivity analysis; CMOS circuits; MOSFET threshold voltage scaling; ULSI circuits; UltraSPARC-III microprocessor; VLSI circuits; capacitive coupling noise; coupling noise analysis; deep submicron circuits; hierarchical approach; high performance microprocessors; large complex digital circuits; sensitivity analysis; supply voltage scaling; Circuit noise; Coupling circuits; Digital circuits; MOSFET circuits; Microprocessors; Noise robustness; Power supplies; Threshold voltage; Ultra large scale integration; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2000. ISQED 2000. Proceedings. IEEE 2000 First International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-0525-2
Type :
conf
DOI :
10.1109/ISQED.2000.838930
Filename :
838930
Link To Document :
بازگشت