Title :
A novel reconfigurable co-processor architecture
Author :
Aggarwal, Gaurav ; Thaper, Nitin ; Aggarwal, Kamal ; Balakrishnan, M. ; Kumar, Shashi
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., New Delhi, India
Abstract :
Back-end processors have been conventionally used for speeding up of only a specific set of compute intensive functions. Such co-processors are, generally, “hardwired” and cannot be used for a new function. In this paper, we discuss the design considerations and parameters of a general purpose reconfigurable co-processor. We also propose architecture of such a co-processor and discuss its implementation issues. The concept of a reconfigurable co-processor has become feasible because of the availability of static RAM based FPGAs. The key architectural features of our system are: scalable topology, shared memory space between the main processor and co-processor and efficient reconfigurability. A small prototype of the system has been implemented. We have demonstrated a two orders of speedup using our system over pure software solutions for a set of compute intensive applications
Keywords :
coprocessors; field programmable gate arrays; reconfigurable architectures; compute intensive applications; general purpose reconfigurable co-processor; reconfigurable co-processor architecture; scalable topology; shared memory space; static RAM based FPGAs; Computer architecture; Coprocessors; Database machines; Field programmable gate arrays; Prototypes; Random access memory; Read-write memory; Software prototyping; Software systems; Topology;
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-8186-7755-4
DOI :
10.1109/ICVD.1997.568155