DocumentCode :
1954188
Title :
Embedded real-time video decompression algorithm and architecture for HDTV applications
Author :
Neogi, Raja
Author_Institution :
Motorola Inc., Austin, TX, USA
Volume :
1
fYear :
1995
fDate :
19-21 Apr 1995
Firstpage :
414
Abstract :
DCT/IDCT bared source coding and decoding techniques are widely accepted in HDTV systems and other MPEG based applications. In this paper, we propose a new direct 2-D IDCT algorithm bared on the parallel divide-and-conquer approach. The algorithm distributes computation by considering one transformed coefficient at a time and doing partial computation and updating as every coefficient arrives. A novel parallel and fully pipelined architecture with an effective processing time of one cycle per pixel for an N×N size block is designed to implement the algorithm. An unique feature of this architecture is that it integrates inverse-shuffling, inverse-quantization, inverse-source-coding, and motion-compensation into a single compact data-path. We avoid the insertion of a FIFO between the bit-stream decoder and decompression engine. The entire block of pixel values are sampled in a single cycle for post-processing after de-compression. Also, we use only (N/2(N/2+1))/2 multipliers and N2 adders
Keywords :
decoding; discrete cosine transforms; high definition television; motion compensation; parallel algorithms; pipeline processing; quantisation (signal); real-time systems; source coding; video coding; DCT/IDCT bared source coding; HDTV applications; MPEG based applications; bit-stream decoder; decoding techniques; decompression engine; embedded real-time video decompression algorithm; fully pipelined architecture; inverse-quantization; inverse-shuffling; inverse-source-coding; motion-compensation; parallel divide-and-conquer approach; partial computation; Computer architecture; Concurrent computing; Discrete cosine transforms; Distributed computing; HDTV; Hardware; Karhunen-Loeve transforms; Matrix decomposition; Signal processing algorithms; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Algorithms and Architectures for Parallel Processing, 1995. ICAPP 95. IEEE First ICA/sup 3/PP., IEEE First International Conference on
Conference_Location :
Brisbane, Qld.
Print_ISBN :
0-7803-2018-2
Type :
conf
DOI :
10.1109/ICAPP.1995.472212
Filename :
472212
Link To Document :
بازگشت