DocumentCode :
1954200
Title :
Synthesis of self-timed FIFO circuit from signal transition graphs (STGs)
Author :
Bahbouh, Hussein T. ; Salama, Aly E.
Author_Institution :
Fac. of Eng., Cairo Univ., Giza, Egypt
fYear :
2000
fDate :
2000
Abstract :
As we build faster digital switching circuits, the ability to accomplish global synchronization with a high-speed clock becomes a limiting factor to system throughput. Self-timed circuit design is an active research area and synthesis of self-timed control circuits using signal transition graphs is a promising approach. Our goal is to construct a FIFO circuit that does not require the distribution of a clocking signal. We use the notation of signal transition graphs to describe circuit behavior. Since circuit behavior is presented by signal transitions rather than states, signal transition graphs simplify the algorithm and graph manipulation. The synthesized logic is hazard-free and guaranteed to have the fastest operation compared with similar designs
Keywords :
VLSI; asynchronous circuits; control system synthesis; graph theory; integrated circuit design; logic design; timing circuits; algorithm; digital switching circuits; global synchronization; graph manipulation; self-timed FIFO circuit; self-timed circuit design; self-timed control circuits; signal transition graphs; synthesized logic; system throughput; Circuit synthesis; Clocks; Communication system control; Control system synthesis; Fires; Logic design; Signal synthesis; Switching circuits; Synchronization; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio Science Conference, 2000. 17th NRSC '2000. Seventeenth National
Conference_Location :
Minufiya
Print_ISBN :
977-5031-64-8
Type :
conf
DOI :
10.1109/NRSC.2000.838934
Filename :
838934
Link To Document :
بازگشت