DocumentCode :
1955287
Title :
Impact of LDD spacer reduction on MOSFET performance for sub- mu m gate/space pitches
Author :
Mazure, C. ; Gunderson, C. ; Roman, B.
Author_Institution :
Adv. Products Res. & Dev. Lab., Motorola Inc., Austin, TX, USA
fYear :
1992
fDate :
13-16 Dec. 1992
Firstpage :
893
Lastpage :
896
Abstract :
The impact of very thin sidewall LDD spacers which are required to allow sub- mu m gate/space pitches on MOSFETs is discussed for the first time. The effects of LDD spacer materials, LPCVD TEOS and nitride, on the device characteristics and short channel behavior of n and p-channel MOSFETs are analyzed. We show that the main issue related to sub-100 nm spacers is gate-induced drain leakage and not device reliability. Nitride spacers improve device reliability and current drive but result in higher levels of gate-induced drain leakage. Our findings show that for sub-half mu m devices, spacer thickness reduction down to 600 AA has no appreciable effect on lifetime.<>
Keywords :
chemical vapour deposition; insulated gate field effect transistors; laser deposition; nitridation; reliability; semiconductor device testing; 600 angstrom; LDD spacer reduction; LPCVD TEOS; LPCVD nitride; MOSFET performance; device characteristics; device reliability; gate-induced drain leakage; short channel behavior; sidewall LDD spacers; sub-micron gate/space pitches; thickness reduction; CVD; Insulated gate FETs; Reliability; Semiconductor device testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1992. IEDM '92. Technical Digest., International
Conference_Location :
San Francisco, CA, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-0817-4
Type :
conf
DOI :
10.1109/IEDM.1992.307500
Filename :
307500
Link To Document :
بازگشت