DocumentCode :
1955759
Title :
Research on deep RIE-based through-Si-via micromachining for 3-D system-in-package integration
Author :
Miao, Min ; Jin, Yufeng ; Hongguang Liao ; Zhao, Liwei ; Zhu, Yunhui ; Sun, Xin ; Guo, Yunxia
fYear :
2009
fDate :
5-8 Jan. 2009
Firstpage :
90
Lastpage :
93
Abstract :
This paper reports the designing/simulation and experimental investigation into the Deep RIE-based micro-fabrication of through-Si-via (TSV) which acts as the vital vertical interconnect for compact 3-D system-in-package integration. An in-house developed process simulator based on cell/string evolution algorithm and physical modeling is used to explore suitable DRIE conditions for drilling vias with various sections, especially those with tapered profile. The effectiveness of the simulator is verified with process trials. Optimal deposition parameters are obtained for conformal formation of insulation, barrier and seed layers for electro-plating via filling. Combined with additives, Periodic Pulse Reverse current plating is utilized for satisfying bottom-up blind-via filling. The research have laid firm groundwork for the demonstration of the prospect of 3-D packaging based microsystem integration, combining heterogeneous micro/nano devices with ICs, in consumer, industrial and defense electronics.
Keywords :
electronics packaging; interconnections; microassembling; micromachining; network analysis; system-in-package; 3-D packaging; 3-D system-in-package integration; Si; bottom-up blind-via filling; cell-string evolution algorithm; deep RIE-based through-silicon-via; defense electronics; electroplating; heterogeneous microdevices; industrial electronics; micromachining; nanodevices; optimal deposition parameters; periodic pulse reverse current plating; physical modeling; process simulator; seed layers; vital vertical interconnect; Design engineering; Drilling; Electronics packaging; Etching; Filling; Insulation; Micromachining; Optical device fabrication; Plasma simulation; Through-silicon vias; Bulk Micromachining; Deep Reactive Ion Etching (DRIE); System-in- package(SiP); Three dimensional integration; Through-Si-Via (TSV);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nano/Micro Engineered and Molecular Systems, 2009. NEMS 2009. 4th IEEE International Conference on
Conference_Location :
Shenzhen
Print_ISBN :
978-1-4244-4629-2
Electronic_ISBN :
978-1-4244-4630-8
Type :
conf
DOI :
10.1109/NEMS.2009.5068533
Filename :
5068533
Link To Document :
بازگشت