Title :
Clock and data recovery for a 6 Gbps SerDes receiver
Author :
Patil, Jayesh ; He, Lili ; Jones, Morris
Author_Institution :
Dept. of Electr. Eng., San Jose State Univ., San Jose, CA, USA
Abstract :
This paper presents the design and implementation of a 6 Gbps clock and data recovery (CDR) system for Serial Advanced Technology Attachment (SATA) standard. The CDR incorporates half rate phase detector and is realized using a 2 loop PLL consisting of a coarse loop and a fine loop. Fast frequency acquisition is acquired through coarse loop and fine phase alignment is performed through a half rate fine loop. While the coarse loop can recover clock ranging from 2.5 GHz to 3.2 GHz the fine loop has an acquisition range of 200 KHz. The design has been implemented in IBM 0.13um CMOS technology. Verilog AMS and Matlab were used for front end design and Cadence for schematic and layout implementation. The overall silicon area of the CDR is approximately 108 × 244 um2 excluding loop filter capacitors.
Keywords :
CMOS integrated circuits; data acquisition; hardware description languages; phase detectors; phase locked loops; radio receivers; synchronisation; system recovery; CDR; CMOS technology; Matlab; PLL; SerDes receiver; Verilog AMS; bit rate 6 Gbit/s; clock recovery; data recovery; frequency 2.5 GHz to 3.2 GHz; frequency 200 kHz; frequency acquisition; front end design; phase detector; serial advanced technology attachment; size 0.13 mum; Asynchronous transfer mode; Frequency synchronization; Synchronous digital hierarchy; Voltage-controlled oscillators; Clock recovery; Comparator; PLLs; Serial ATA communication; half-rate CDR; oscillators; phase detectors;
Conference_Titel :
Computer Science and Information Technology (ICCSIT), 2010 3rd IEEE International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-5537-9
DOI :
10.1109/ICCSIT.2010.5564973