DocumentCode :
1957704
Title :
System-level exploration for Pareto-optimal configurations in parameterized systems-on-a-chip
Author :
Givargis, T. ; Vahid, F. ; Henkel, J.
Author_Institution :
Center for Embedded Comput. Syst., California Univ., Irvine, CA, USA
fYear :
2001
fDate :
4-8 Nov. 2001
Firstpage :
25
Lastpage :
30
Abstract :
Provides a technique for efficiently exploring the configuration space of a parameterized system-on-a-chip (SOC) architecture to find all Pareto-optimal configurations. These configurations represent the range of meaningful power and performance tradeoffs that are obtainable by adjusting parameter values for a fixed application mapped onto the SOC architecture. The approach extensively prunes the potentially large configuration space by taking advantage of parameter dependencies. The authors have successfully incorporated the technique into the parameterized SOC tuning environment (Platune) and applied it to a number of applications.
Keywords :
Pareto distribution; application specific integrated circuits; circuit CAD; circuit optimisation; circuit tuning; integrated circuit design; network parameters; Pareto-optimal configurations; Platune; SOC architecture; configuration space; fixed application; low-power system design; parameter dependencies; parameter values; parameterized system-on-a-chip architecture; power-performance tradeoffs; system-level exploration; tuning environment; Circuit simulation; Computer architecture; Computer science; Embedded computing; Embedded system; Energy consumption; Laboratories; National electric code; Space exploration; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2001. ICCAD 2001. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-7803-7247-6
Type :
conf
DOI :
10.1109/ICCAD.2001.968593
Filename :
968593
Link To Document :
بازگشت