Author :
Chao, A.K. ; Kapur, P. ; Morifuji, Eiji ; Saraswat, K.C. ; Nishi, Y.
Abstract :
We have developed a self-consistent, electro-thermally coupled, total power, (includes dynamic, DP, and static leakage power, SDL) optimization methodology for future transistors. It calculates the best power-delay tradeoff curve, and the corresponding self-consistent, temperature-delay curves for a given transistor from its current-voltage characteristics. The methodology, by serving as a comprehensive comparison standard for different future transistor options, presents a unique and powerful tool for suitable device selection at future nodes, where no SPICE models are available. In addition, in this work, we also use the methodology to provide insight into the (1) optimum transistor design and operational parameters for minimum Ptot, (2) device-specific hot spot problems, (3) multi-Vt design for different functional blocks, and (4) the efficacy of novel thermal solutions (superior thermal conductivity, sub-ambient cooling). We choose an 18nm gate length (Lg) double gate FET (DGFET) to illustrate the methodology.
Keywords :
field effect transistors; low-power electronics; current-voltage characteristics; electrothermally coupled power optimization; power-delay tradeoff; temperature-delay curves; transistors; Chaos; Cooling; Coupling circuits; Current-voltage characteristics; Delay; Optimization methods; Packaging; Temperature; Thermal conductivity; Thermal resistance;