DocumentCode :
1958466
Title :
VLSI architecture of a wireless channel estimator using sequential Monte Carlo methods
Author :
Shabany, Mahdi ; Shojania, Hassan ; Zhang, Jing ; Omidi, Javad ; Gulak, P. Glenn
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
fYear :
2005
fDate :
5-8 June 2005
Firstpage :
450
Lastpage :
454
Abstract :
The regular and repetitive nature of the sequential Monte Carlo (SMC) method makes it very attractive for implementation using parallel and pipelined architectures. This paper develops a VLSI architecture for the hardware implementation of the SMC algorithm using bootstrap filter. A flat fading wireless channel is considered as our framework on which the channel estimator is designed and implemented using the SMC method. The design and verification activities at the algorithm level, architecture level, and the circuit level are reviewed. The proposed architecture is verified with an FPGA implementation.
Keywords :
Monte Carlo methods; VLSI; channel estimation; fading channels; field programmable gate arrays; filtering theory; parallel architectures; pipeline processing; sequential estimation; wireless channels; FPGA implementation; SMC algorithm; VLSI architecture; bootstrap filter; field programmable gate array; flat fading wireless channel; parallel architecture; pipelined architecture; sequential Monte Carlo method; wireless channel estimator; Algorithm design and analysis; Circuits; Design methodology; Fading; Field programmable gate arrays; Filters; Hardware; Monte Carlo methods; Sliding mode control; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Advances in Wireless Communications, 2005 IEEE 6th Workshop on
Print_ISBN :
0-7803-8867-4
Type :
conf
DOI :
10.1109/SPAWC.2005.1506065
Filename :
1506065
Link To Document :
بازگشت