DocumentCode
1959064
Title
Analog circuit synthesis for performance in OASYS
Author
Harjani, R. ; Rutenbar, R.A. ; Carley, L.R.
Author_Institution
Dept. of Electr. & Comput. Eng., Carnegie-Mellon Univ., Pittsburgh, PA, USA
fYear
1988
fDate
7-10 Nov. 1988
Firstpage
492
Lastpage
495
Abstract
Mechanisms needed to meet stringent performance demands in a hierarchically structured analog circuit synthesis tool are described. Experiences with adding a high-speed comparator design style to the OASYS synthesis tool are discussed. It is argued that design iteration (the process of making a heuristic design choice, following it through to possible failure, then diagnosing the failure and modifying the overall plan of attack for the synthesis) is essential to meet such performance demands. Examples of high-speed comparators automatically synthesized by OASYS are presented. Designs competitive in quality with manual expert designs, e.g. with response time of 6 ns and input drive of 1 mV, can be synthesized in under 5 seconds on a workstation.<>
Keywords
circuit CAD; comparators (circuits); OASYS synthesis tool; design iteration; hierarchically structured analog circuit synthesis tool; high-speed comparator design; high-speed comparators; Analog circuits; Circuit synthesis; Circuit topology; Delay; Nonlinear equations; Operational amplifiers; Process design; Signal design; Signal synthesis; Workstations;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location
Santa Clara, CA, USA
Print_ISBN
0-8186-0869-2
Type
conf
DOI
10.1109/ICCAD.1988.122556
Filename
122556
Link To Document