DocumentCode :
1960136
Title :
Switching speed enhancement of the LDMOSFETs using partial-SOI technology
Author :
Lim, H.T. ; Udrea, F. ; Milne, W. ; Garner, D.
Author_Institution :
Dept. of Eng., Cambridge Univ., UK
fYear :
1998
fDate :
5-8 Oct. 1998
Firstpage :
53
Lastpage :
54
Abstract :
SOI could be the future technology for power integrated circuits (PICs) due to its effective isolation and low leakage currents. Conventional SOI power devices, however, suffer from a reduced breakdown voltage and self-heating effects. To overcome these problems while still maintaining good isolation between the low power CMOS circuits and the high power cells, we proposed partial SOI (PSOI) technology (Udrea et al., Proc. IEEE Int. SOI Conf., p. 102, 1997). PSOI devices make use of both buried oxide and substrate depletion to support the breakdown voltage. In particular, one of the key structures for high voltage, high frequency applications is the LDMOSFET. Compared to the standard junction isolation (JI) LDMOSFET, the SOI-LDMOSFET has a larger drain-substrate capacitance (C/sub dsub/) resulting from the use of the SOI substrate, which has been shown to critically influence the switching speed of the device. It is remarkable to find that PSOI technology for power LDMOSFETs, in addition to increased breakdown and reduced self-heating, is capable of giving a very low C/sub dsub/ compared to their SOI and JI counterparts, resulting in the shortest turn-off time. This makes PSOI technology very attractive for high speed power circuits.
Keywords :
CMOS integrated circuits; buried layers; capacitance; field effect transistor switches; power MOSFET; power integrated circuits; power semiconductor switches; silicon-on-insulator; LDMOSFET; LDMOSFETs; PSOI devices; PSOI technology; SOI; SOI power devices; SOI substrate; SOI-LDMOSFET; Si-SiO/sub 2/; breakdown voltage; buried oxide depletion; drain-substrate capacitance; high frequency applications; high power cells; high speed power circuits; isolation technology; junction isolation LDMOSFET; leakage currents; low power CMOS circuits; partial SOI technology; power LDMOSFETs; power integrated circuits; self-heating effects; substrate depletion; switching speed; turn-off time; Analytical models; Circuit simulation; Heating; Integrated circuit technology; Isolation technology; Leakage current; Power integrated circuits; Silicon; Thickness measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1998. Proceedings., 1998 IEEE International
Conference_Location :
Stuart, FL, USA
ISSN :
1078-621X
Print_ISBN :
0-7803-4500-2
Type :
conf
DOI :
10.1109/SOI.1998.723107
Filename :
723107
Link To Document :
بازگشت