DocumentCode :
1960148
Title :
New processor array architecture for scalable radix 2 Montgomery modular multiplication algorithm
Author :
Ibrahim, Atef ; Gebali, Fayez ; Elsimary, Hamed ; Nassar, Amin
Author_Institution :
Electron. Res. Inst., Cairo, Egypt
fYear :
2009
fDate :
23-26 Aug. 2009
Firstpage :
365
Lastpage :
370
Abstract :
This paper presents a new processor array architecture for scalable radix2 Montgomery modular multiplication algorithm. In this architecture, the multiplicand and the modulus words are allocated to each processing element rather than pipelined between the processing elements as in the previous architecture extracted by C. Koc, and also the multiplier bits are fed serially to the first processing element of the processor array every odd clock cycle. By analyzing this architecture, we found that it has a better performance - in terms of area and speed - than the previous architecture extracted by C. Koc.
Keywords :
digital arithmetic; logic design; microprocessor chips; multiplying circuits; modulus word allocation; multiplicand word allocation; multiplier bit; odd clock cycle; processing element; processor array architecture; scalable radix 2 Montgomery modular multiplication algorithm; Banking; Clocks; Computer architecture; Databases; Digital signatures; Educational institutions; Electronic mail; Elliptic curve cryptography; Hardware; Performance analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing, 2009. PacRim 2009. IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
978-1-4244-4560-8
Electronic_ISBN :
978-1-4244-4561-5
Type :
conf
DOI :
10.1109/PACRIM.2009.5291345
Filename :
5291345
Link To Document :
بازگشت