DocumentCode :
1961284
Title :
Automatic layout generation for CMOS operational amplifiers
Author :
Koh Han Young ; Sequin, C.H. ; Gray, P.R.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1988
fDate :
7-10 Nov. 1988
Firstpage :
548
Lastpage :
551
Abstract :
An analog silicon compiler for CMOS op amps (OPASYN) has been developed. The synthesis system takes as inputs system-level specifications, fabrication-dependent technology parameters, and geometric layout rules. Based on the general domain of the specifications, the program first selects an appropriate circuit topology from a database and determines optimal values for the set of design parameters so as to meet the design objectives. Subsequently, a mask-level layout for the given circuit with its optimized device sizes is constructed using an approach based on a few leaf-cell generators and on circuit-dependent slicing trees that guarantee sound arrangements of the individual components. The synthesis process is fast enough for the program to be used interactively at the system-design level by system engineers who are inexperienced in op amp design.<>
Keywords :
CMOS integrated circuits; circuit layout CAD; operational amplifiers; CMOS op amps; OPASYN; analog silicon compiler; circuit topology; circuit-dependent slicing trees; fabrication-dependent technology parameters; geometric layout rules; leaf-cell generators; mask-level layout; optimized device sizes; system-design level; system-level specifications; Analog computers; Circuit optimization; Circuit synthesis; Circuit topology; Design automation; Filters; Libraries; Operational amplifiers; SPICE; Silicon compiler;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1988. ICCAD-88. Digest of Technical Papers., IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-0869-2
Type :
conf
DOI :
10.1109/ICCAD.1988.122568
Filename :
122568
Link To Document :
بازگشت