DocumentCode :
1961319
Title :
Systolic array processors for 2D IIR spatio-temporal beamforming wave-digital filters (WDFs)
Author :
Madanayake, H. L P Arjuna ; Bruton, Leonard T.
Author_Institution :
ECE, Univ. of Calgary, Calgary, AB, Canada
fYear :
2009
fDate :
23-26 Aug. 2009
Firstpage :
47
Lastpage :
52
Abstract :
A systolic-array FPGA processor is proposed for implementing 2D IIR frequency-planar-beam wave digital filters (WDFs) to achieve directional enhancement of propagating broadband plane-waves based on their directions of arrival. The architecture is based on a passive LC ladder prototype network and has a high-throughput of one-frame-per-clock-cycle. The structural similarity between the 2D WDF, the 2D analog prototype and the proposed implementation leads to a massively-parallel realization. An example is provided of an implementation on a Xilinx Virtex-4 Sx35-10ff668 FPGA.
Keywords :
IIR filters; array signal processing; direction-of-arrival estimation; field programmable gate arrays; systolic arrays; two-dimensional digital filters; wave digital filters; 2D IIR spatio-temporal beamforming; IIR frequency-planar-beam; LC ladder prototype network; Xilinx Virtex-4 Sx35-10ff668 FPGA; broadband plane-wave propagation; directions-of-arrival; systolic-array FPGA processor; wave-digital filter; Array signal processing; Computer architecture; Digital filters; Field programmable gate arrays; Frequency; IIR filters; Prototypes; Sensor arrays; Spatiotemporal phenomena; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing, 2009. PacRim 2009. IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
978-1-4244-4560-8
Electronic_ISBN :
978-1-4244-4561-5
Type :
conf
DOI :
10.1109/PACRIM.2009.5291398
Filename :
5291398
Link To Document :
بازگشت