DocumentCode
1962034
Title
An 11b 1GS/s ADC with parallel sampling architecture to enhance SNDR for multi-carrier signals
Author
Yu Lin ; Doris, K. ; Janssen, E. ; Zanikopoulos, A. ; Murroni, A. ; van der Weide, G. ; Hegt, Hans ; van Roermund, Arthur
Author_Institution
NXP Semicond., Eindhoven, Netherlands
fYear
2013
fDate
16-20 Sept. 2013
Firstpage
121
Lastpage
124
Abstract
This paper presents an 11b 1GS/s ADC with a parallel sampling architecture to enhance SNDR for broadband multi-carrier signals. It contains two 1GS/s 11b sub-ADCs each achieving > 54dB SNDR for input frequencies up to Nyquist frequency and state-of-the-art linearity performance. The SNDR of the ADC with the parallel sampling architecture is improved by 5dB compared to its sub-ADCs when digitizing multi-carrier signals with large crest factors. This improvement is achieved at less than half the cost in power and area compared to the conventional approach. The chip is implemented in 65nm LP CMOS and consumes in total 350mW at 1GS/s.
Keywords
CMOS integrated circuits; analogue-digital conversion; signal sampling; ADC; LP CMOS technology; Nyquist frequency; SNDR; broadband multicarrier signal; digitizing multicarrier signal; gain 5 dB; linearity performance; parallel sampling architecture; power 350 mW; size 65 nm; Bandwidth; CMOS integrated circuits; Capacitors; Clocks; Detectors; System-on-chip; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
ESSCIRC (ESSCIRC), 2013 Proceedings of the
Conference_Location
Bucharest
ISSN
1930-8833
Print_ISBN
978-1-4799-0643-7
Type
conf
DOI
10.1109/ESSCIRC.2013.6649087
Filename
6649087
Link To Document