DocumentCode :
1962612
Title :
A simulation methodology for assessing the impact of spatial/pattern dependent interconnect parameter variation on circuit performance
Author :
Stine, B.E. ; Mehrotra, V. ; Boning, D.S. ; Chung, J.E. ; Ciplickas, D.J.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., MIT, Cambridge, MA, USA
fYear :
1997
fDate :
10-10 Dec. 1997
Firstpage :
133
Lastpage :
136
Abstract :
In this paper, we illustrate a methodology for determining the impact of interconnect pattern dependent variation on circuit performance. The methodology helps enable first pass prediction and can handle large layouts using methods which are reasonably compatible with existing CAD tools. We illustrate the relative utility of the methodology using two case studies. Both studies are drawn from industrial relevant problems: unwanted skew in a balanced clock tree and capacitance variation of a critical net in an SRAM array.
Keywords :
SRAM chips; capacitance; cellular arrays; circuit analysis computing; circuit layout CAD; clocks; digital simulation; integrated circuit interconnections; CAD tools; SRAM array; balanced clock tree; capacitance variation; circuit performance; critical net; first pass prediction; simulation methodology; spatial/pattern dependent interconnect parameter variation; unwanted skew; Capacitance; Circuit simulation; Coupling circuits; Electromagnetic coupling; Equations; Focusing; Geometry; Lenses; Manufacturing processes; Periodic structures;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1997. IEDM '97. Technical Digest., International
Conference_Location :
Washington, DC, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-4100-7
Type :
conf
DOI :
10.1109/IEDM.1997.650217
Filename :
650217
Link To Document :
بازگشت