DocumentCode :
1962809
Title :
The IP core design of PID controller based on SOPC
Author :
Yang, Suying ; Gao, Miaomiao ; Lin, Jianying ; Li, Zhuohan
Author_Institution :
Dalian Univ. of Technol., Dalian, China
fYear :
2010
fDate :
13-15 Aug. 2010
Firstpage :
363
Lastpage :
366
Abstract :
This paper presents a method to design the PID controller IP core based on SOPC. The PID control algorithm, which is described by hardware description language on FPGA, is introducing to be the kernel of the PID controller IP Core in Quartus II 9.1 environment. Registers with parallel structure, specific Avalon bus interfaces and the drivers of the IP core are designed to achieve the transmission of the data between scheduling center and the IP core. The SOPC control system based on embedded Nios II processor with the core component PID controller IP core is designed to make temperature tests to the control object with features of first-order inertia and pure delay. The results show that, the step response of the system is of no overshoot, zero steady-state error, short rise time, and good anti-interference effect. The implementation of this design is reusable and convenient for being invoked by intelligent PID control system.
Keywords :
control engineering computing; field programmable gate arrays; system-on-chip; three-term control; Avalon bus interfaces; IP core design; PID controller; Quartus II 9.1 environment; embedded Nios II processor; field programmable gate array; first-order inertia; hardware description language; system-on-programmable chip; Driver circuits; Field programmable gate arrays; IP networks; Process control; Registers; Temperature control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Control and Information Processing (ICICIP), 2010 International Conference on
Conference_Location :
Dalian
Print_ISBN :
978-1-4244-7047-1
Type :
conf
DOI :
10.1109/ICICIP.2010.5565277
Filename :
5565277
Link To Document :
بازگشت