DocumentCode :
1963653
Title :
Implementation of Pb-free bumping in power packaging
Author :
Joshi, R. ; Rios, M. ; Tangpuz, C. ; Cruz, E. Victor
Author_Institution :
Fairchild Semicond. Corp., San Jose, CA, USA
fYear :
2003
fDate :
16-18 July 2003
Firstpage :
81
Lastpage :
84
Abstract :
MOSFETS are three terminal devices used in energy conversion switching applications. Rds-on is a key metric in assessing the efficiency of the switching solution. Chip and wire interconnect in MOSFET packages generally leads to a solution where the package parasitics significantly affect the overall product Rds-on. The industry has made rapid advances in the last few years to adopt flip chip interconnect. Due to the temperature hierarchy in processing (e.g. use of soft solder die attach for heat dissipation and provide a good electrical contact) the metallurgy of the flip chip required it to be compatible with high temperature processing. The Pb-free solution is required to be very cost effective and amenable to high volume manufacturing due to the nature of the use. Moreover, some recent form factors such the FLMP (Flip Chip in a Leaded Molded Package) and the MOSFET BGA allowed the die to be directly attached to the printed circuit board. The road to defining and implementing a Pb-free solution for bump interconnect for these applications is all the more difficult as the solution to be backward compatible with Pb-based paste as well as with Pb-free paste and yet retain its high temperature stability. Our paper gives details of this novel solution which by its very nature is very cost effective compared to other methods of achieving the same end results. Preliminary reliability results will be presented along with our work in simulating some environments through finite element analysis.
Keywords :
MOSFET; finite element analysis; flip-chip devices; integrated circuit interconnections; lead bonding; printed circuits; reliability; semiconductor device packaging; solders; switching; MOSFET packages; Pb free bumping; Pb free solution; Pb free solutions; bump interconnection; electrical contact; energy conversion switching applications; finite element analysis; flip chip interconnection; heat dissipation; leaded molded package; metallurgy; package parasitics; power packaging; printed circuit board; reliability; soft solder die attach; switching solution; temperature hierarchy; wire interconnection; Costs; Electrical products industry; Energy conversion; Flip chip; Integrated circuit interconnections; Lead; MOSFETs; Packaging; Temperature; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing Technology Symposium, 2003. IEMT 2003. IEEE/CPMT/SEMI 28th International
ISSN :
1089-8190
Print_ISBN :
0-7803-7933-0
Type :
conf
DOI :
10.1109/IEMT.2003.1225882
Filename :
1225882
Link To Document :
بازگشت