DocumentCode :
1964098
Title :
A 77dB SNDR, 4MHz MASH ΔΣ modulator with a second-stage multi-rate VCO-based quantizer
Author :
Asl, Samira Zali ; Saxena, Saurabh ; Hanumolu, Pavan Kumar ; Mayaram, Kartikeya ; Fiez, Terri S.
Author_Institution :
Sch. of EECS, Oregon State Univ., Corvallis, OR, USA
fYear :
2011
fDate :
19-21 Sept. 2011
Firstpage :
1
Lastpage :
4
Abstract :
A VCO-based MASH delta-sigma ADC architecture is introduced that uses multi-rating of the two stages. The architecture allows for low power and high speed operation and is insensitive to the VCO linearity. To demonstrate this architecture, a prototype consisting of a first-order switched-capacitor (SC) integrator with a 4-bit quantizer operating at 100MHz is followed by a second-stage VCO-based ADC operating at 1.2GHz. The chip is implemented in a 130nm 1P8M CMOS process. The measured SNDR is 77dB for a 4MHz signal bandwidth with a power consumption of 13.8mW from a 1.3V supply. The resulting FoM is 298fJ per conversion.
Keywords :
CMOS integrated circuits; delta-sigma modulation; low-power electronics; quantisation (signal); switched capacitor networks; voltage-controlled oscillators; CMOS process; MASH ΔΣ modulator; bandwidth 4 MHz; frequency 1.2 GHz; frequency 100 MHz; multirate VCO-based quantizer; multistage noise shaping structure; power 13.8 mW; size 130 nm; switched-capacitor integrator; voltage 1.3 V; voltage-controlled oscillators; word length 4 bit; Bandwidth; Digital filters; Modulation; Multi-stage noise shaping; Noise; Operational amplifiers; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2011 IEEE
Conference_Location :
San Jose, CA
ISSN :
0886-5930
Print_ISBN :
978-1-4577-0222-8
Type :
conf
DOI :
10.1109/CICC.2011.6055290
Filename :
6055290
Link To Document :
بازگشت