DocumentCode :
1964500
Title :
A multi-GHz area-efficient comparator with dynamic offset cancellation
Author :
Kong, Lingkai ; Lu, Yue ; Alon, Elad
Author_Institution :
Dept. of EECS, Univ. of California, Berkeley, Berkeley, CA, USA
fYear :
2011
fDate :
19-21 Sept. 2011
Firstpage :
1
Lastpage :
4
Abstract :
In this paper we propose a dynamic impedance modulation technique to significantly improve the speed of comparators utilizing dynamic-offset-cancellation (DOC). Measurements from a 65 nm test-chip show that DOC comparators utilizing the proposed technique achieve 6X lower input-referred offset and 9X better power supply noise rejection than a traditional StrongArm comparator with only a 20% speed penalty at identical core comparator area (98μm2) while dissipating 455μW.
Keywords :
comparators (circuits); modulation; DOC comparators; StrongArm comparator; dynamic impedance modulation technique; dynamic offset cancellation; multiGHz area-efficient comparator; power 455 muW; power supply noise rejection; size 65 nm; test-chip; Capacitors; Frequency modulation; Impedance; Inverters; Noise; Robustness; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2011 IEEE
Conference_Location :
San Jose, CA
ISSN :
0886-5930
Print_ISBN :
978-1-4577-0222-8
Type :
conf
DOI :
10.1109/CICC.2011.6055311
Filename :
6055311
Link To Document :
بازگشت