DocumentCode :
1964734
Title :
Next generation electronics packaging utilizing flip chip technology
Author :
Pascariu, Gheorghe ; Cronin, Peter ; Crowley, Daniel
Author_Institution :
MRSI, Newport Corp. Co., Billerica, MA, USA
fYear :
2003
fDate :
16-18 July 2003
Firstpage :
423
Lastpage :
426
Abstract :
This paper discusses the critical requirements for high volume flip chip die bonding. Product functionality for devices such as handheld telephones, laptop computers, and other personal electronic items has driven a trend towards compactness of design and improved packaging processes. The paper presents an overview of products and technologies utilizing flip chip packaging techniques today and in the future. It includes a discussion of the technical and cost drivers of flip chip packaging. Flip chip technology offers design and processing advantages. Design advantages include smaller device footprint, improved electrical performance, better thermal dissipation properties and lower cost due to better use of silicon real estate. Processing advantages include shorter assembly cycle times, fewer operations, and higher yields. A range of packages is available for flip chip packaging including FC-CSP, FC-BGA, HFC-BGA, and others. A comparison of these packages is presented including a comparison of I/O count and package size. The paper describes the advantages and applications for each of these package types. The methodology of flip chip die bonding is rooted in die bonding with some interesting modifications. Key components of the flip chip process are substrate handling along with die flipping and flux dipping. These process steps are presented with a detailed description from the initial point of picking the die through fluxing and to the actual placement of the die including material handling. Critical aspects of the flip chip die bonding process such as work holder planarity and flux control are discussed as the key to high yield, high volume production. Critical aspects of underfill dispensing such as process control and high throughputs are presented as the key to cost effective production.
Keywords :
ball grid arrays; chip scale packaging; flip-chip devices; integrated circuit packaging; materials handling; microassembling; process control; silicon; I/O count; Si; assembly cycle times; die flipping mechanism; die material handling; electrical performance; electronics packaging; fewer operations; flip chip die bonding; flip chip packaging; flip chip process; flip chip technology; flux control; flux dipping mechanism; handheld telephones; laptop computers; personal electronic items; process control; product functionality; silicon; thermal dissipation properties; underfill dispensing; work holder planarity; Costs; Electronic packaging thermal management; Electronics packaging; Flip chip; Handheld computers; Microassembly; Paper technology; Portable computers; Production; Telephony;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing Technology Symposium, 2003. IEMT 2003. IEEE/CPMT/SEMI 28th International
ISSN :
1089-8190
Print_ISBN :
0-7803-7933-0
Type :
conf
DOI :
10.1109/IEMT.2003.1225938
Filename :
1225938
Link To Document :
بازگشت