DocumentCode
1965993
Title
A GHz IA-32 architecture microprocessor implemented on 0.18 /spl mu/m technology with aluminum interconnect
Author
Green, P.K.
Author_Institution
Intel Corp., Hillsboro, OR, USA
fYear
2000
fDate
9-9 Feb. 2000
Firstpage
98
Lastpage
99
Abstract
A 28M transistor 0.18 /spl mu/m CMOS microprocessor uses aluminum interconnect to defer the cost of copper technology conversion by one process generation with little design-effort impact. The implementation is an architectural superset of a previous Pentium (R) III Processor implemented in 0.25 /spl mu/m CMOS. Feature additions include: placement of 256 k L2 advanced transfer cache on die with re-optimized data width and latency. Speed step dual-voltage VCC support for enhanced mobile products. The bandwidth to L2 cache is increased to 16 GB/s at 1.0 GHz utilizing a 256 bit data bus with >4x reduction in latency. The L2 architecture is easily scalable to enable variations of the design with different cache sizes. Advanced system buffering in the memory subsystem increases utilization of system bus bandwidth. System bus bandwidth is 1.066 GB/s utilizing a 64 b data bus operating at 133 MHz. The chip runs at 1 GHz core frequency at room temperature and nominal voltage. This performance milestone is achieved by enabling full utilization of 0.18 /spl mu/m transistor performance with rigorous attention to wire engineering. This did not require the use of either copper interconnect or dual Vt.
Keywords
CMOS digital integrated circuits; aluminium; cache storage; integrated circuit interconnections; microprocessor chips; very high speed integrated circuits; 0.18 micron; 1 GHz; 133 MHz; 16 GB/s; 256 kbit; 64 bit; Al; Al interconnect; CMOS microprocessor; IA-32 architecture microprocessor; L2 advanced transfer cache; memory subsystem; onchip cache; system buffering; system bus bandwidth; Aluminum; Bandwidth; CMOS process; CMOS technology; Copper; Costs; Delay; Microprocessors; System buses; Transistors;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference, 2000. Digest of Technical Papers. ISSCC. 2000 IEEE International
Conference_Location
San Francisco, CA, USA
ISSN
0193-6530
Print_ISBN
0-7803-5853-8
Type
conf
DOI
10.1109/ISSCC.2000.839708
Filename
839708
Link To Document