Title :
A 60 MHz 240 mW MPEG-4 video-phone LSI with 16 Mb embedded DRAM
Author :
Nishikawa, T. ; Takahashi, M. ; Hamada, M. ; Takayanagi, T. ; Arakida, H. ; Machida, N. ; Yamamoto, H. ; Fujiyoshi, T. ; Maisumoto, Y. ; Yamagishi, O. ; Samata, T. ; Asano, A. ; Terazawa, T. ; Ohmori, K. ; Shirakura, J. ; Watanabe, Y. ; Nakamura, H. ; Min
Author_Institution :
Toshiba Corp., Kawasaki, Japan
Abstract :
A 240 mW single-chip MPEG-4 video-phone LSI with a 16 Mb embedded DRAM is fabricated in a 0.25 /spl mu/m CMOS, triple-well, quad-metal technology. The chip integrates a 16 Mb DRAM and three dedicated 16 b RISC processors with dedicated hardware accelerators that serve as an MPEG-4 video codec, a speech codec, and a multiplexer. It also integrates camera, display, and audio interfaces required for a video-phone system. It consumes 240 mW at 60 MHz operation, which is only 22% of the power dissipation of a conventional design. A variable threshold voltage CMOS (VTCMOS) technology is employed to reduce standby leakage current to 26 /spl mu/A, which is only 17% of the conventional CMOS design.
Keywords :
CMOS digital integrated circuits; DRAM chips; digital signal processing chips; embedded systems; large scale integration; video signal processing; videotelephony; 0.25 micron; 16 Mbit; 240 mW; 60 MHz; RISC processor; embedded DRAM; hardware accelerator; multiplexer; single-chip MPEG-4 video-phone LSI; speech codec; variable threshold voltage CMOS technology; video codec; CMOS technology; Cameras; Hardware; Large scale integration; MPEG 4 Standard; Multiplexing; Random access memory; Reduced instruction set computing; Speech codecs; Video codecs;
Conference_Titel :
Solid-State Circuits Conference, 2000. Digest of Technical Papers. ISSCC. 2000 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-5853-8
DOI :
10.1109/ISSCC.2000.839762