DocumentCode
1967597
Title
A 3 V low-power 0.25 /spl mu/m CMOS 100 Mb/s receiver for Fast Ethernet
Author
Shoaei, O. ; Shoval, A. ; Leonowich, R.
Author_Institution
Lucent Technol., AT&T Bell Labs., Allentown, PA, USA
fYear
2000
fDate
9-9 Feb. 2000
Firstpage
308
Lastpage
309
Abstract
A transceiver with excellent performance was recently reported. However, a higher level of integration for multi-channel transceivers for switch application and also for battery-operated laptop markets demands a device with a much lower power consumption with no performance degradation. This AGC and equalizer architecture and circuits address this demand for a low-power transceiver.
Keywords
CMOS integrated circuits; automatic gain control; equalisers; local area networks; low-power electronics; mixed analogue-digital integrated circuits; transceivers; 0.25 micron; 100 Mbit/s; 3 V; AGC; CMOS; Fast Ethernet; battery-operated laptop markets; equalizer architecture; low-power transceiver; multi-channel transceivers; performance degradation; power consumption; Capacitors; Circuit optimization; Ethernet networks; Feedback circuits; Feedback loop; Frequency; MOSFETs; Parasitic capacitance; Resistors; Transceivers;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference, 2000. Digest of Technical Papers. ISSCC. 2000 IEEE International
Conference_Location
San Francisco, CA, USA
ISSN
0193-6530
Print_ISBN
0-7803-5853-8
Type
conf
DOI
10.1109/ISSCC.2000.839793
Filename
839793
Link To Document