DocumentCode :
1967866
Title :
Y-junction based addressing in optical symmetric multiprocessor networks
Author :
Kodi, Avinash Karanth ; Louri, Ahmed
Author_Institution :
Dept. of Electr. & Comput. Eng., Arizona Univ., Tucson, AZ, USA
Volume :
2
fYear :
2001
fDate :
2001
Firstpage :
865
Abstract :
We have focused on the main scaling issues associated with symmetric multiprocessor architectures. As a solution, we have devised an optical binary tree architecture based on optical time division multiplexing consisting of dual Y-junction splitter/combiner for backplane and on-board interconnections. We have shown the design of 1x8 splitter with loss of 8.325dB for backplane and lx4 splitters with losses of 6.53dB for onboard interconnection. This optical SMP network provides distinct performance and cost advantages over traditional electronic interconnect and even over other optical interconnection networks
Keywords :
multiprocessor interconnection networks; optical backplanes; optical beam splitters; system buses; time division multiplexing; 1x8 beam splitter design; Y-junction based addressing; backplane; on-board interconnections; onboard interconnection; optical SMP network; optical binary tree architecture; optical interconnection networks; optical symmetric multiprocessor networks; optical time division multiplexing; symmetric multiprocessor architectures; Backplanes; Binary trees; Broadcasting; Computer architecture; Intelligent networks; Optical fiber networks; Optical interconnections; Optical waveguides; Semiconductor optical amplifiers; Stimulated emission;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Lasers and Electro-Optics Society, 2001. LEOS 2001. The 14th Annual Meeting of the IEEE
Conference_Location :
San Diego, CA
ISSN :
1092-8081
Print_ISBN :
0-7803-7105-4
Type :
conf
DOI :
10.1109/LEOS.2001.969090
Filename :
969090
Link To Document :
بازگشت