Title :
Two phase non-overlapping clock adiabatic differential cascode voltage switch logic (ADCVSL)
Author :
Suvakovic, D. ; Salama, C.
Author_Institution :
Toronto Univ., Ont., Canada
Abstract :
Adiabatic digital circuits have the ability to recover energy once committed in computation and make it available for recycling. However, although asymptotically zero energy per computation can be achieved using adiabatic circuits, there are two general issues preventing adiabatic system implementations from outperforming conventional CMOS designs in terms of energy efficiency. First, resonant circuits that provide a clock shaped power supply required by adiabatic circuits and exhibit negligible internal dissipation, are difficult to achieve. The problem is aggravated by the fact that most proposed adiabatic circuit families require multiple-phase clocking. The second issue is related to the design of sequential adiabatic logic circuits which typically trap charge in their internal nodes making a relatively large fraction of delivered energy unavailable for recovery. Adiabatic differential cascode voltage switch logic (ADCVSL) addresses both these issues.
Keywords :
CMOS logic circuits; clocks; sequential circuits; silicon-on-insulator; CMOS; adiabatic differential cascode voltage switch logic; energy efficiency; multiple-phase clocking; recycling; sequential adiabatic logic circuits; two phase nonoverlapping clock; Capacitance; Clocks; Latches; Logic circuits; Logic functions; MOS devices; Power supplies; RLC circuits; Switches; Voltage;
Conference_Titel :
Solid-State Circuits Conference, 2000. Digest of Technical Papers. ISSCC. 2000 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-5853-8
DOI :
10.1109/ISSCC.2000.839817