DocumentCode :
1968910
Title :
An FPGA-based implementation of variable fractional delay filter
Author :
Nithirochananont, Ussanai ; Chivapreecha, Sorawat ; Dejhan, Kobchai
Author_Institution :
Dept. of Telecommun. Eng., King Mongkut´´s Inst. of Technol. Ladkrabang, Bangkok
fYear :
2009
fDate :
6-8 March 2009
Firstpage :
104
Lastpage :
107
Abstract :
A variable fractional delay (VFD) filter is widely used in applications such as symbol timing recovery, arbitrary sampling rate conversion and echo cancellation. This paper presents an implementation of variable fractional delay filter on FPGA. The implementation utilizes an efficient structure so called Taylor structure. The main advantage of this structure is to reduce number of multiplier and adder when compared with Farrow structure or modified Farrow structure. The result of implementation will be reported as throughput and area utilization.
Keywords :
delay filters; field programmable gate arrays; FPGA; Taylor structure; adder; multiplier; variable fractional delay filter; Arithmetic; Delay effects; Echo cancellers; Field programmable gate arrays; Finite impulse response filter; Interpolation; Lagrangian functions; Throughput; Timing; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing & Its Applications, 2009. CSPA 2009. 5th International Colloquium on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4244-4151-8
Electronic_ISBN :
978-1-4244-4152-5
Type :
conf
DOI :
10.1109/CSPA.2009.5069197
Filename :
5069197
Link To Document :
بازگشت