DocumentCode :
19690
Title :
VLSI implementation of fractional motion estimation interpolation for high efficiency video coding
Author :
Donggil Kang ; Youngsuk Kang ; Hong, Youpyo
Author_Institution :
Div. of Electron. & Electr. Eng., Dongguk Univ. - Seoul, Seoul, South Korea
Volume :
51
Issue :
15
fYear :
2015
fDate :
7 23 2015
Firstpage :
1163
Lastpage :
1165
Abstract :
Interpolation plays a key role in the fractional motion estimation (FME) of video encoders. A hardware implementation of a FME interpolator is presented for high efficiency video coding. The proposed interpolator processes each 8 × 8 block in a pipelined manner with efficiently shared finite impulse response filters to improve the performance while reducing gate counts. Implementation results show that the proposed design leads to fewer execution cycles with a small silicon area compared with conventional designs.
Keywords :
FIR filters; VLSI; interpolation; motion estimation; video coding; FIR filters; FME interpolator; HEVC; VLSI implementation; finite impulse response filters; fractional motion estimation interpolation; hardware implementation; high efficiency video coding; video encoders;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2015.1412
Filename :
7163379
Link To Document :
بازگشت