DocumentCode :
1969980
Title :
Virtual fault simulation of distributed IP-based designs
Author :
Dalpasso, Marcello ; Bogliolo, Alessandro ; Benini, Luca ; Favalli, Michele
Author_Institution :
Dipt. di Elettronica e Inf., Padova Univ., Italy
fYear :
2000
fDate :
2000
Firstpage :
99
Lastpage :
103
Abstract :
Fault simulation and testability analysis are major concerns in design flows employing intellectual-property (IP) protected virtual components. In this paper we propose a paradigm for the fault simulation of IP-based designs that enables testability analysis without requiring IP disclosure, implemented within the JavaCAD framework for distributed design. As a proof of concept, stuck-at fault simulation has been performed for combinational circuits containing virtual components
Keywords :
combinational circuits; design for testability; fault simulation; hardware-software codesign; industrial property; logic testing; JavaCAD framework; combinational circuits; distributed IP-based designs; distributed design; intellectual-property protected virtual components; stuck-at fault simulation; testability analysis; virtual fault simulation; Analytical models; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Costs; Internet; Java; Protection; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 2000. Proceedings
Conference_Location :
Paris
Print_ISBN :
0-7695-0537-6
Type :
conf
DOI :
10.1109/DATE.2000.840023
Filename :
840023
Link To Document :
بازگشت