DocumentCode :
1970147
Title :
Tuning SoC platforms for multimedia processing: identifying limits and tradeoffs
Author :
Maxiaguine, Alexander ; Zhu, Yongxin ; Chakraborty, Samarjit ; Wong, Weng-Fai
Author_Institution :
Comput. Eng. & Networks Lab., ETH, Zurich, Germany
fYear :
2004
fDate :
8-10 Sept. 2004
Firstpage :
128
Lastpage :
133
Abstract :
We present an analytical framework to identify the tradeoffs and performance impacts associated with different SoC platform configurations in the specific context of implementing multimedia applications. "Configurations" in this case might include sizes of different on-chip buffers and scheduling mechanisms (or associated parameters) implemented on the different processing elements of the platform. Identifying such tradeoffs is difficult because of the bursty nature of on-chip traffic arising out of multimedia processing and the high variability in their execution requirements, which result in a highly irregular design space. We show that this irregularity in the design space can be precisely captured using an abstraction called variability characterization curves.
Keywords :
multimedia systems; scheduling; system-on-chip; SoC platform tuning; multimedia processing; on-chip buffers; on-chip traffic; scheduling mechanisms; system-on-chip; variability characterization curves; Computer networks; Computer science; Costs; Hardware; Laboratories; Multimedia systems; Permission; Processor scheduling; System-on-a-chip; Time division multiple access;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2004. CODES + ISSS 2004. International Conference on
Print_ISBN :
1-58113-937-3
Type :
conf
DOI :
10.1109/CODESS.2004.240864
Filename :
1360493
Link To Document :
بازگشت