Title :
Bandwidth efficient coded modulation and its implementation on FPGA
Author :
Faruque, Saleh ; Kilpela, David
Author_Institution :
Univ. of North Dakota, Grand Forks
Abstract :
A method of bandwidth efficient coded modulation and its implementation on FPGA is presented. The proposed coding technique parses the input data into two blocks corresponding to ODD parity block and EVEN parity block, calculates and appends the vertical parity from the columns, and transmits the coded blocks across the channel. Horizontal parity bits from the rows are not calculated since they are ODD and EVEN corresponding to the respective blocks. This technique reduces the number of redundant bits and enhances bandwidth efficiency. Simulation results are presented to verify the concept. The method will be experimentally verified in the laboratory by implementing it on a field programmable gate array (FPGA).
Keywords :
block codes; circuit simulation; error correction codes; field programmable gate arrays; forward error correction; hardware description languages; modulation coding; parity check codes; FPGA implementation; MATLAB simulation; VHDL; bandwidth efficient coded modulation; field programmable gate array; forward error control coding; parity block codes; Bandwidth; Block codes; Communication channels; Decoding; Demodulation; Digital modulation; Error correction; Field programmable gate arrays; Frequency shift keying; Modulation coding; Error Control Coding; FPGA;
Conference_Titel :
Electro/Information Technology, 2007 IEEE International Conference on
Conference_Location :
Chicago, IL
Print_ISBN :
978-1-4244-0941-9
Electronic_ISBN :
978-1-4244-0941-9
DOI :
10.1109/EIT.2007.4374438