Title :
X-architecture zero-skew clock tree construction with performance and DFM considerations
Author :
Tsai, Chia-Chun ; Kuo, Chung-Chieh ; Hsu, Feng-Tzu ; Gu, Lin-Jeng ; Lee, Trong-Yen
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nanhua Univ., Chiayi, Taiwan
Abstract :
As IC fabrication technologies get into nanometer era, clock routing gradually dominates SOC performance indicated by delay, cost, and power consumption. Moreover, the yield losses of clock tree induced by antenna effect and via failures are the critical problems in DFM. Based on X-architecture routing patterns, we propose a system of X-architecture zero-skew clock tree construction with performance and DFM considerations. The system first constructs an X-clock tree and inserts buffers for reducing delay. To fix the antenna violations in clock tree, jumper insertion and layer assignment techniques are applied. Moreover, redundant vias are placed to improve via yield. Experimental results on benchmarks show that our system can outperform the existing works on delay reduction, power saving, via count, antenna violation fixing, and double-via insertion rate.
Keywords :
clocks; design for manufacture; integrated circuit yield; network routing; system-on-chip; trees (mathematics); DFM considerations; IC fabrication technology; SOC performance; X-architecture routing patterns; X-architecture zero-skew clock tree construction; X-clock tree; antenna effect; antenna violation fixing; antenna violations; clock routing; delay reduction; double-via insertion rate; jumper insertion; layer assignment techniques; nanometer era; power saving; redundant vias; via count; via yield; yield losses; Antennas; Clocks; Delay; Metals; Routing; Synchronization; Wires; DFM; antenna effect; buffer insertion; clock tree; double via; x-architecture;
Conference_Titel :
SoC Design Conference (ISOCC), 2010 International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-8633-5
DOI :
10.1109/SOCDC.2010.5682914