DocumentCode
1979009
Title
A low-power and small-area all-digital delay-locked loop with closed-loop duty-cycle correction
Author
Jung, Dong-Hoon ; Ryu, Kyungho ; Park, Jung-Hyun ; Jung, Seong-Ook
Author_Institution
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
fYear
2012
fDate
17-21 Sept. 2012
Firstpage
181
Lastpage
184
Abstract
In this paper, we propose a delay-locked loop (DLL) with a closed-loop duty-cycle correction (DCC) circuit. The proposed DCC circuit does not require additional blocks for DCC, and this enables it to have a significantly reduced power consumption and area. To increase DCC accuracy, we also propose a duty cycle keeping fine delay line. The proposed DLL is implemented using a 0.13 μm process with a supply voltage of 1.2 V. The active chip area is 0.02 mm2. The operating frequency range of the proposed DLL is from 400 MHz to 800 MHz. At all operating frequencies, the proposed DLL achieves an output duty-cycle error between -0.8% and 1.04% for an input duty cycle from 30% to 70% and the power consumption of the proposed DLL is 3.84 mW.
Keywords
closed loop systems; delay lock loops; low-power electronics; active chip area; all digital delay locked loop; closed loop duty cycle correction circuit; duty cycle error; input duty cycle; operating frequency range; power consumption; supply voltage; Accuracy; Clocks; Delay; Delay lines; Image edge detection; MOS devices; Power demand;
fLanguage
English
Publisher
ieee
Conference_Titel
ESSCIRC (ESSCIRC), 2012 Proceedings of the
Conference_Location
Bordeaux
ISSN
1930-8833
Print_ISBN
978-1-4673-2212-6
Electronic_ISBN
1930-8833
Type
conf
DOI
10.1109/ESSCIRC.2012.6341288
Filename
6341288
Link To Document