DocumentCode :
1981175
Title :
FPGA-based Control of STATCOM using a Compact SVPWM Algorithm
Author :
Shu, Zeliang ; Guo, Yuhua ; Ding, Na ; Lian, Jisan
Author_Institution :
Department of Electrical Engineering, Southwest Jiaotong University, Chengdu, China. mailtosunny@163.com
fYear :
2007
fDate :
4-7 June 2007
Firstpage :
2348
Lastpage :
2352
Abstract :
This paper deals with the development and implementation of a space vector pulse width modulation (SVPWM) based Static Synchronous Compensator (STATCOM) controller using field programmable gate array (FPGA). Based on system-on-chip design technology, the entire real-time digital signal processing functions, including synchronous rotating frame transform, low-pass filter, three-phase phase-locked loop (PLL), dc voltage controller, and SVPWM generator, are all implemented and synthesized into a medium density FPGA chip. Experimental results obtained from a 500 kVA STATCOM are investigated to demonstrate high-performance of the design controller during steady-state and dynamic operation.
Keywords :
Automatic voltage control; Digital signal processing chips; Field programmable gate arrays; Phase locked loops; Real time systems; Signal design; Signal processing algorithms; Space technology; Space vector pulse width modulation; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics, 2007. ISIE 2007. IEEE International Symposium on
Conference_Location :
Vigo, Spain
Print_ISBN :
978-1-4244-0754-5
Electronic_ISBN :
978-1-4244-0755-2
Type :
conf
DOI :
10.1109/ISIE.2007.4374973
Filename :
4374973
Link To Document :
بازگشت